发明名称 HIGH-K DIELECTRIC AND METAL GATE STACK WITH MINIMAL OVERLAP WITH ISOLATION REGION
摘要 A high-k dielectric and metal gate stack with minimal overlap with an adjacent oxide isolation region and related methods are disclosed. One embodiment of the gate stack includes a high dielectric constant (high-k) dielectric layer, a tuning layer and a metal layer positioned over an active region defined by an oxide isolation region in a substrate, wherein an outer edge of the high-k dielectric layer, the tuning layer and the metal layer overlaps the oxide isolation region by less than approximately 200 nanometers. The gate stack and related methods eliminate the regrowth effect in short channel devices by restricting the amount of overlap area between the gate stack and adjacent oxide isolation regions.
申请公布号 US2011227171(A1) 申请公布日期 2011.09.22
申请号 US201113150378 申请日期 2011.06.01
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CHUDZIK MICHAEL P.;HENSON WILLIAM K.;MO RENEE T.;SLEIGHT JEFFREY
分类号 H01L29/51 主分类号 H01L29/51
代理机构 代理人
主权项
地址