发明名称 NMOS TRANSISTOR WITH ENHANCED STRESS GATE
摘要 A gate stack for an NMOS transistor in an IC to induce tensile stress in the NMOS channel is disclosed. The gate stack includes a first layer of undoped polysilicon, a second layer of n-type polysilicon to establish a desired work function in the gate, layer of compressively stressed metal, and a third layer of polysilicon to provide a silicon surface for subsequent formation of metal silicide. Candidates for the compressively stressed metal are TiN, TaN, W, and Mo. In a CMOS IC, the n-type polysilicon layer and metal layer are patterned in NMOS transistor areas, while the first polysilicon layer and third polysilicon layer are patterned in both NMOS and PMOS transistor areas. Polysilicon CMP may be used to reduce topography between the NMOS and PMOS gate stacks to facilitate gate pattern photolithography.
申请公布号 US2011175168(A1) 申请公布日期 2011.07.21
申请号 US20090538468 申请日期 2009.08.10
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 WANG XIN;WU ZHIQIANG;VENUGOPAL RAMESH
分类号 H01L27/092;H01L21/8238;H01L29/772 主分类号 H01L27/092
代理机构 代理人
主权项
地址