发明名称 SRAM cell with intrinsically high stability and low leakage
摘要 A Static Random Access Memory (SRAM) cell having high stability and low leakage is provided. The SRAM cell includes a pair of cross-coupled inverters providing differential storage of a data bit. Power to the SRAM cell is provided by a read word line (RWL) signal, which is also referred to herein as a read control signal. During read operations, the RWL signal is pulled to a voltage level that forces the SRAM cell to a full-voltage state. During standby, the RWL signal is pulled to a voltage level that forces the SRAM cell to a voltage collapsed state in order to reduce leakage current, or leakage power, of the SRAM cell. A read-transistor providing access to the bit stored by the SRAM cell is coupled to the SRAM cell via a gate of the read transistor, thereby decoupling the stability of the SRAM cell from the read operation.
申请公布号 US7920409(B1) 申请公布日期 2011.04.05
申请号 US20070758568 申请日期 2007.06.05
申请人 ARIZONA BOARD OF REGENTS FOR AND ON BEHALF OF ARIZONA STATE UNIVERSITY 发明人 CLARK LAWRENCE T.;BADRUDDUZA SAYEED AHMED
分类号 G11C11/00 主分类号 G11C11/00
代理机构 代理人
主权项
地址