发明名称 SRAM Architecture
摘要 A SRAM architecture comprises a read/write control signal, a read/write control transistor block, an equalize transistor block, a 6-T SRAM cell, a sense amplifier block, a column selection transistor block and a write driver. The 6-T SRAM cell can store and write data. The sense amplifier block is used to read out the data stored in the 6-T SRAM cell correctly when the SRAM architecture performs a read operation and makes bit lines BL (bit line) and BLB( bitline) produce a minimum voltage difference. The column selection transistor block is used to select a column that the data is written in and read out stored in. The write driver is used to perform a write operation to the 6-T SRAM cell of the column. The SRAM architecture can effectively increase the read SNM and dramatically reduce the power consumption.
申请公布号 US2011007556(A1) 申请公布日期 2011.01.13
申请号 US20090499135 申请日期 2009.07.08
申请人 GONG CIHUN-SIYONG;HONG CI-TONG;SHIUE MUH-TIAN;YAO KAI-WEN 发明人 GONG CIHUN-SIYONG;HONG CI-TONG;SHIUE MUH-TIAN;YAO KAI-WEN
分类号 G11C11/00;G11C5/14;G11C7/00 主分类号 G11C11/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利