发明名称 METHOD OF PROGRAMMING AN ARRAY OF NMOS EEPROM CELLS THAT MINIMIZES BIT DISTURBANCES AND VOLTAGE WITHSTAND REQUIREMENTS FOR THE MEMORY ARRAY AND SUPPORTING CIRCUITS
摘要 A method for programming and erasing an array of NMOS electrically erasable programmable read only memory (EEPROM) cells that minimizes bit disturbances and high voltage requirements for the memory array cells and supporting circuits. In addition, the array of N-channel memory cells may be separated into independently programmable memory segments by creating multiple, electrically isolated P-wells upon which the memory segments are fabricated. The multiple, electrically isolated P-wells may be created, for example, by p-n junction isolation or dielectric isolation.
申请公布号 US2010302857(A1) 申请公布日期 2010.12.02
申请号 US20100854504 申请日期 2010.08.11
申请人 MICROCHIP TECHNOLOGY INCORPORATED 发明人 SHIELDS JEFFREY A.;HEWITT KENT D.;GERBER DONALD S.
分类号 G11C16/04 主分类号 G11C16/04
代理机构 代理人
主权项
地址