发明名称 Low-cost FEOL for ultra-low power, near sub-vth device structures
摘要 In order to reduce power dissipation requirements, obtain full potential transistor performance and avoid power dissipation limitations on transistor performance in high density integrated circuits, transistors are operated in a sub-threshold (sub-Vth) or a near sub-Vth voltage regime (generally about 0.2 volts rather than a super-Vth regime of about 1.2 volts or higher) and optimized for such operation, particularly through simplification of the transistor structure, since intrinsic channel resistance is dominant in sub-Vth operating voltage regimes. Such simplifications include an underlap or recess of the source and drain regions from the gate which avoids overlap capacitance to partially recover loss of switching speed otherwise caused by low voltage operation, an ultra-thin gate structure having a thickness of 500 Å or less which also simplifies forming connections to the transistor and an avoidance of silicidation or alloy formation in the source, drain and/or gate of transistors.
申请公布号 US7816738(B2) 申请公布日期 2010.10.19
申请号 US20050164651 申请日期 2005.11.30
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ANDERSON BRENT A.;BRYANT ANDRES;CLARK, JR. WILLIAM F.;GAMBINO JEFFREY P.;HUANG SHIH-FEN;NOWAK EDWARD J.;STAMPER ANTHONY K.
分类号 H01L27/088 主分类号 H01L27/088
代理机构 代理人
主权项
地址