发明名称 ADAPTIVE NOISE CANCELLATION FOR FRACTIONAL-N PHASE LOCKED LOOP
摘要 An embodiment of the invention is a circuit for adaptive phase noise cancellation for a fractional-N PLL. A preferred embodiment employs a split loop filter architecture. Two loop filter halves separately drive half-sized parallel varactors in a voltage controlled oscillator (VCO) and also drive a differential-input lowpass frequency selective circuit, e.g., a differential-input integrator in a least mean squared (LMS) feedback loop. The output of the differential-input lowpass frequency selective circuit controls the gain matching of a phase noise cancellation path to minimize phase noise arising from quantization error associated with the sequence of divider modulus values in the fractional-N PLL. The two varactor capacitances add together in the VCO tank, so the VCO frequency depends on the common-mode loop filter voltage and is relatively insensitive to differential-mode voltage. In contrast, the differential integrator operates on the differential-mode voltage from the two loop filter halves but attenuates their common-mode voltage.
申请公布号 US2010039182(A1) 申请公布日期 2010.02.18
申请号 US20090352293 申请日期 2009.01.12
申请人 THE REGENTS OF THE UNIVERSITY OF CALIFORNIA 发明人 GALTON IAN;SWAMINATHAN ASHOK
分类号 H03L7/085 主分类号 H03L7/085
代理机构 代理人
主权项
地址
您可能感兴趣的专利