发明名称 Apparatus and method for controlling a delay- or phase-locked loop as a function of loop frequency
摘要 A method and circuitry for a Delay Locked Loop (DLL) or a phase Locked Loop (PLL) is disclosed, which improves the loop stability at high frequencies and allows maximum tracking bandwidth, regardless of process, voltage, or temperature variations. Central to the technique is to effectively operate the loop at a lower frequency close to its own intrinsic bandwidth (1/tLoop) instead of at the higher frequency of the clock signal (1/tCK). To do so, in one embodiment, the loop delay, tLoop, is measured or estimated prior to operation of the loop. The phase detector is then enabled to operate close to the loop frequency, 1/tLoop. In short, the phase detector is made not to see activity during useless delay times, which prevents the loop from overreacting and becoming unstable.
申请公布号 US7622970(B2) 申请公布日期 2009.11.24
申请号 US20080046652 申请日期 2008.03.12
申请人 MICRON TECHNOLOGY, INC. 发明人 LEE SEONG-HOON
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址