发明名称 METHOD AND DEVICE FOR IMPROVING THE STABILITY OF 6T SGT CMOS SRAM CELL
摘要 <p>Provided are a device configuration of a 6T SGT CMOS SRAM cell having a sufficiently high SNM, and a method for manufacturing the device configuration. The SGT device configuration comprises an access NMOS device having a side wall face formed into a first crystal plane so as to acquire a first carrier mobility, a pull-down NMOS device having a side wall face formed into a second crystal plane so as to acquire a second carrier mobility, and a pull-up PMOS device having a side wall face formed into a third crystal plane so as to acquire a third carrier mobility. At least one of the first, second or third crystal planes is different from the remaining two crystal planes. The different crystal plane is formed of an SGT transistor having a plane of a low carrier mobility and a relatively low gain, and an SGT transistor having a plane of a high carrier mobility and a relatively high gain. The SGT having the plane of the high mobility has a higher gain than that of the SGT having the plane of the low mobility.</p>
申请公布号 WO2009123306(A1) 申请公布日期 2009.10.08
申请号 WO2009JP56949 申请日期 2009.04.03
申请人 UNISANTIS ELECTRONICS (JAPAN) LTD.;MASUOKA, FUJIO;LEE KEON JAE 发明人 MASUOKA, FUJIO;LEE KEON JAE
分类号 H01L21/8244;H01L21/8234;H01L27/088;H01L27/11 主分类号 H01L21/8244
代理机构 代理人
主权项
地址