发明名称 Method for generating a design rule map having spatially varying overlay budget
摘要 The invention is a method for generating a design rule map having a spatially varying overlay error budget. Additionally, the spatially varying overlay error budget can be employed to determine if wafers are fabricated in compliance with specifications. In one approach a design data file that contains fabrication process information and reticle information is processed using design rules to obtain a design map with a spatially varying overlay error budget that defines a localized tolerance to overlay errors for different spatial locations on the design map. This spatially varying overlay error budget can be used to disposition wafers. For example, overlay information obtained from measured metrology targets on a fabricated wafer are compared with the spatially varying overlay error budget to determine if the wafer overlay satisfies the required specification.
申请公布号 US7571422(B2) 申请公布日期 2009.08.04
申请号 US20070857301 申请日期 2007.09.18
申请人 KLA-TENCOR TECHNOLOGIES CORPORATION 发明人 ADEL MICHAEL;CHANG ELLIS
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址