发明名称 Radiation tolerant combinational logic cell
摘要 A system has a reduced sensitivity to Single Event Upset and/or Single Event Transient(s) compared to traditional logic devices. In a particular embodiment, the system includes an input, a logic block, a bias stage, a state machine, and an output. The logic block is coupled to the input. The logic block is for implementing a logic function, receiving a data set via the input, and generating a result f by applying the data set to the logic function. The bias stage is coupled to the logic block. The bias stage is for receiving the result from the logic block and presenting it to the state machine. The state machine is coupled to the bias stage. The state machine is for receiving, via the bias stage, the result generated by the logic block. The state machine is configured to retain a state value for the system. The state value is typically based on the result generated by the logic block. The output is coupled to the state machine. The output is for providing the value stored by the state machine. Some embodiments of the invention produce dual rail outputs Q and Q'. The logic block typically contains combinational logic and is similar, in size and transistor configuration, to a conventional CMOS combinational logic design. However, only a very small portion of the circuits of these embodiments, is sensitive to Single Event Upset and/or Single Event Transients.
申请公布号 US7489538(B2) 申请公布日期 2009.02.10
申请号 US20060527375 申请日期 2006.09.25
申请人 UNIVERSITY OF IDAHO 发明人 MAKI GARY R.;GAMBLES JODY W.;WHITAKER STERLING
分类号 G11C7/00 主分类号 G11C7/00
代理机构 代理人
主权项
地址