发明名称 Wafer-level package having test terminal
摘要 A wafer-level package includes a semiconductor wafer having at least one semiconductor chip circuit forming region each including a semiconductor chip circuit each provided with test chip terminals and non test chip terminals, at least one external connection terminal, at least one redistribution trace provided on the semiconductor wafer, at least one testing member, and an insulating material. A first end of the redistribution trace is connected to one of the test chip terminals and a second end of said redistribution trace is extended out to a position offset from the chip terminals. The testing member is provided in an outer region of the semiconductor chip circuit forming region, and the second end of the redistribution trace is connected to the testing member.
申请公布号 US2008251788(A1) 申请公布日期 2008.10.16
申请号 US20080155783 申请日期 2008.06.10
申请人 FUJITSU LIMITED 发明人 MARUYAMA SHIGEYUKI
分类号 H01L23/482;H01L23/52;H01L21/301;H01L21/3205;H01L21/66;H01L21/82;H01L21/822;H01L23/58;H01L27/04 主分类号 H01L23/482
代理机构 代理人
主权项
地址