发明名称 Digital lock detector for PLL
摘要 Circuits and methods for detecting a lock condition of a phase-locked loop (PLL) circuit are provided. A frequency divider outputs a clock having a frequency equal to a reference clock frequency divided by N. A counter counts the number (M) of clock edges of a PLL output clock received during a given time interval of the frequency-divided reference clock. When M satisfies a predetermined relationship to N (e.g., M=N), the PLL output clock is locked to the frequency of the reference clock. A phase sampler compares the phases of the PLL output clock, a delayed PLL output clock and either the reference clock or a delayed reference clock. When the phase of the reference clock or delayed reference clock is between the phases of the PLL output clock and the delayed PLL output clock, the PLL output clock is also locked to the phase of the reference clock.
申请公布号 US7424082(B2) 申请公布日期 2008.09.09
申请号 US20040916251 申请日期 2004.08.11
申请人 MICRON TECHNOLOGY, INC. 发明人 CHOI DONG M
分类号 H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址