发明名称 FIELD EFFECT TRANSISTOR HAVING A STRESSED DIELECTRIC LAYER BASED ON AN ENHANCED DEVICE TOPOGRAPHY
摘要 By increasing the transistor topography after forming a first layer of highly stressed dielectric material, additional stressed material may be added, thereby efficiently increasing the entire layer thickness of the stressed dielectric material. The corresponding increase of device topography may be accomplished on the basis of respective placeholder structures or dummy gates, wherein well-established gate patterning processes may be used or wherein nano-imprint techniques may be employed. Hence, in some illustrative embodiments, a significant increase of strain may be obtained on the basis of well-established process techniques.
申请公布号 US2008081486(A1) 申请公布日期 2008.04.03
申请号 US20070739279 申请日期 2007.04.24
申请人 SCHWAN CHRISTOPH;HORSTMANN MANFRED;FROHBERG KAI;STEPHAN ROLF 发明人 SCHWAN CHRISTOPH;HORSTMANN MANFRED;FROHBERG KAI;STEPHAN ROLF
分类号 H01L21/31 主分类号 H01L21/31
代理机构 代理人
主权项
地址