发明名称 Self-calibration of a PLL with multiphase clocks
摘要 A Phase-Locked Loop with multiphase clocks is provided. The Phase-Locked Loop includes a main loop, a calibration loop, and a Demultiplexer. The main loop includes, coupled in series, a Phase Frequency Detector, a Main Charge Pump, a Main Loop Filter, a Multi-Phase Voltage Controlled Oscillator and a Phase-switching Fractional Divider. The calibration loop includes Y Calibration Loop Filters, with Y being an integer, coupled to the Multi-Phase Voltage Controlled Oscillator, and Control Logic for controlling the Phase-Switching Fractional Divider. The Demultiplexer is coupled between an output of the Main Charge Pump and inputs of the Main Loop Filter and the Y Calibration Loop Filters. A Reference Frequency Signal is coupled to the Phase Frequency Detector, a control signal from the Control Logic is coupled to the Demultiplexer, and a Calibration Signal is coupled to a control input of the Control Logic.
申请公布号 US7298809(B2) 申请公布日期 2007.11.20
申请号 US20030718257 申请日期 2003.11.20
申请人 STMICROELECTRONICS BELGIUM N.V. 发明人 CRANINCKX JAN FRANS LUCIEN
分类号 H03D3/24;H03L7/081;H03L7/089;H03L7/099;H03L7/18 主分类号 H03D3/24
代理机构 代理人
主权项
地址