发明名称 Optimizing long-path and short-path timing and accounting for manufacturing and operating condition variability
摘要 Logic designs are optimized to satisfy long-path and short-path timing constraints for multiple process/operating condition corners. A path-based compilation phase determines an implementation for logic design paths, in part, by monitoring a set of paths that are important from a timing perspective and evaluating the timing performance of the set of monitored paths at one or more timing corners. A timing-analysis-based compilation phase determines transformations for converting sets of timing values from one timing corner to another timing corner. The compilation phase transforms timing delay values from one timing corner to another to facilitate analysis of timing performance at different corners. Timing slack values produced by analysis are transformed to map them from one timing corner to another. The transformed timing slack values from multiple corners are amalgamated. The amalgamated timing slack values are used by a compilation phase (that potentially only understands a single corner) to optimize a logic design for multiple corners.
申请公布号 US7254789(B1) 申请公布日期 2007.08.07
申请号 US20040002977 申请日期 2004.12.01
申请人 ALTERA CORPORATION 发明人 FUNG RYAN;BETZ VAUGHN
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址