发明名称 VORRICHTUNG UND VERFAHREN IN EINER HALBLEITERSCHALTUNG
摘要 A semiconductor arrangement is provided for generating a predetermined time delay. Two clocks are connected to two parallel, redundant semi-conductor circuits emitting clock signals from multiplexers. The redundant circuits receive delayed clock signals from one of the clocks, and from the other clock, clock signals that are delayed in adjustable delay circuits to be phased in with the clock signals from the first clock. A number of delay elements and a first reference number of delay elements, providing a predetermined delay time, are connected in a reference delay circuit. A quotient of the two numbers is stored. One of the semi-conductor circuits is replaced by an alternative semi-conductor circuit, the reference delay circuit of which is set on the predetermined delay time, corresponding to a second reference number of delay elements. An adjustable delay circuit is set on the same delay time as the replaced semi-conductor circuit by means of the second reference number and the quotient.
申请公布号 AT365996(T) 申请公布日期 2007.07.15
申请号 AT20000986120T 申请日期 2000.12.05
申请人 TELEFONAKTIEBOLAGET LM ERICSSON (PUBL) 发明人 LINDBERG, MIKAEL;DAVIDSSON, STEFAN;HANSSON, ULF
分类号 H03L7/00;H03K5/13;H03K5/135;H03K5/22;H03L7/07;H03L7/081;H04J3/06 主分类号 H03L7/00
代理机构 代理人
主权项
地址