发明名称 NON-DESTRUCTIVE EVALUATION OF MICROSTRUCTURE AND INTERFACE ROUGHNESS OF ELECTRICALLY CONDUCTING LINES IN SEMICONDUCTOR INTEGRATED CIRCUITS IN DEEP SUB-MICRON REGIME
摘要 Novel structures and methods for evaluating lines in semiconductor integrated circuits. A first plurality of lines are formed on a wafer each of which includes multiple line sections. All the line sections are of the same length. The electrical resistances of the line sections are measured. Then, a first line geometry adjustment is determined based on the electrical resistances of all the sections. The first line geometry adjustment represents an effective reduction of cross-section size of the lines due to grain boundary electrical resistance. A second plurality of lines of same length and thickness can be formed on the same wafer. Then, second and third line geometry adjustments are determined based on the electrical resistances of these lines measured at different temperatures. The second and third line geometry adjustments represent an effective reduction of cross-section size of the lines due to grain boundary electrical resistance and line surface roughness.
申请公布号 US2007130551(A1) 申请公布日期 2007.06.07
申请号 US20070673369 申请日期 2007.02.09
申请人 CHEN FEN;GAMBINO JEFFREY P;GILL JASON P;LI BAOZHEN;SULLIVAN TIMOTHY D 发明人 CHEN FEN;GAMBINO JEFFREY P.;GILL JASON P.;LI BAOZHEN;SULLIVAN TIMOTHY D.
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址