发明名称 Nanoscale latch-array processing engines
摘要 One embodiment of the present invention is an array of nanoscale latches interconnected by a nanowire bus to form a latch array. Each nanoscale latch in the nanoscale-latch array serves as a nanoscale register, and is driven by a nanoscale control line. Primitive operations for the latch array can be defined as sequences of one or more inputs to one or more of the nanowire data bus and nanoscale control lines. In various latch-array embodiments of the present invention, information can be transferred from one nanoscale latch to another nanoscale latch in a controlled fashion, and sequences of information-transfer operations can be devised to implement arbitrary Boolean logic operations and operators, including NOT, AND, OR, XOR, NOR, NAND, and other such Boolean logic operators and operations, as well as input and output functions. Nanoscale-latch arrays can be combined and interconnected in an almost limitless number of different ways to construct arbitrarily complex, sequential, parallel, or both parallel and sequential computing engines that represent additional embodiments of the present invention.
申请公布号 US7227379(B1) 申请公布日期 2007.06.05
申请号 US20050192197 申请日期 2005.07.27
申请人 HEWLETT-PACKARD DEVELOMENT COMPANY, L.P. 发明人 SNIDER GREGORY S.;KUEKES PHILIP J.;STEWART DUNCAN R.
分类号 H03K19/173;G06F7/38 主分类号 H03K19/173
代理机构 代理人
主权项
地址