发明名称 Load/store operation of memory misaligned vector data using alignment register storing realigned data portion for combining with remaining portion
摘要 A processor can achieve high code density while allowing higher performance than existing architectures, particularly for Digital Signal Processing (DSP) applications. In accordance with one aspect, the processor supports three possible instruction sizes while maintaining the simplicity of programming and allowing efficient physical implementation. Most of the application code can be encoded using two sets of narrow size instructions to achieve high code density. Adding a third (and larger, i.e. VLIW) instruction size allows the architecture to encode multiple operations per instruction for the performance critical section of the code. Further, each operation of the VLIW format instruction can optionally be a SIMD operation that operates upon vector data. A scheme for the optimal utilization (highest achievable performance for the given amount of hardware) of multiply-accumulate (MAC) hardware is also provided.
申请公布号 US7219212(B1) 申请公布日期 2007.05.15
申请号 US20050067106 申请日期 2005.02.25
申请人 TENSILICA, INC. 发明人 SANGHAVI HIMANSHU A.;KILLIAN EARL A.;KENNEDY JAMES ROBERT;PETKOV DARIN S.;TU PENG;HUFFMAN WILLIAM A.
分类号 G06F9/315 主分类号 G06F9/315
代理机构 代理人
主权项
地址