发明名称 LOW POWER HARDWARE ALGORITHMS AND ARCHITECTURES FOR SPIKE SORTING AND DETECTION
摘要 A neuronal recording system featuring a large number of electrodes and a portable wireless front-end integrated circuit for signal processing for low-power spike detection and alignment. The system is configured as a Neuroprocessor and introduces hardware architectures for automatic spike detection and alignment algorithms. The Neuroprocessor can be placed next to the recording electrodes and provide for all stages of spike processing, stimulating neuronal tissues and wireless communications to a host computer. Some of the algorithms are based on principal component analysis(PCA). Others employ a novel Integral Transform. The algorithms execute autonomously, but require off-line training and setting of computational parameters. Pre-recorded neuronal signals evaluate the accuracy of the proposed algorithms and architectures: The recorded data are processed by a standard PCA spike sorting software algorithm, as well as by the several hardware algorithms, and the outcomes are compared.
申请公布号 WO2006003662(A3) 申请公布日期 2007.01.25
申请号 WO2005IL00717 申请日期 2005.07.06
申请人 TECHNION RESEARCH & DEVELOPMENT FOUNDATION LTD.;GINOSAR, RAN;PERELMAN, YEVGENY;ZVIAGINTSEV, ALEX 发明人 GINOSAR, RAN;PERELMAN, YEVGENY;ZVIAGINTSEV, ALEX
分类号 A61B5/05;A61B5/04 主分类号 A61B5/05
代理机构 代理人
主权项
地址