发明名称 Methods of testing interconnect lines in programmable logic devices using partial reconfiguration
摘要 Methods and systems for testing PLD interconnect lines, e.g., interconnect lines driven by a plurality of programmable buffers. Each programmable buffer has an associated memory element. The memory elements are configured to form a shift register, with one of the buffers and the interconnect line inserted between two of the memory elements. The signal path through the shift register is tested using a first test pattern. Partial reconfiguration is then used to change the insertion point of the interconnect line in the signal path by changing the configuration of the interconnect structure and using a second one of the buffers. A second test pattern is then used to test the second buffer. This sequence is repeated until each of the buffers has been tested. Because only small changes are required, the partial reconfiguration requires loading only small amounts of configuration data, significantly reducing test time compared to presently-known test methods.
申请公布号 US7124338(B1) 申请公布日期 2006.10.17
申请号 US20030683919 申请日期 2003.10.10
申请人 XILINX, INC. 发明人 MARK DAVID;SIMMONS RANDY J.;LE HUY-QUANG;AFZAL KAZI S.
分类号 G01R31/28;G06F7/38 主分类号 G01R31/28
代理机构 代理人
主权项
地址