发明名称 Fine clock resolution digital phase locked loop apparatus
摘要 A digital phase locked loop apparatus includes an input signal time detecting device that detects a phase of an input signal with prescribed time resolution obtained by dividing a cycle of an operation clock generated by a clock generator at a prescribed time. An output clock generating device outputs output clock time data per the one cycle in accordance with frequency control data. The output clock time data has a value corresponding to a phase of a virtual output clock generated by dividing the operation clock in accordance with the time resolution. A phase difference detecting device detects a difference between phases of the input signal and the virtual output clock, and outputs a phase difference signal in accordance with the detection result. The frequency control device changes the frequency control data in accordance with the phase difference signal.
申请公布号 US2006181353(A1) 申请公布日期 2006.08.17
申请号 US20060354183 申请日期 2006.02.15
申请人 SHIGEMORI TOSHIHIRO 发明人 SHIGEMORI TOSHIHIRO
分类号 H03L7/085 主分类号 H03L7/085
代理机构 代理人
主权项
地址