发明名称 COMPUTER SYSTEM
摘要 <p><P>PROBLEM TO BE SOLVED: To reduce processor malfunction due to unstable clock signals right after a clock supply start. <P>SOLUTION: The computer system is provided with a constantly operated processor, and an auxiliary processor 100. When the auxiliary processor 100 is not activated, a system clock signal Ck1 from a clock driver 104 is blocked by an AND circuit 117, and it is not supplied to the auxiliary processor. In response to an auxiliary processor activation instruction from a service processor 101, supply of a clock signal Ck2 from the AND circuit 117 is started while asserting a reset signal Rs from a signal transmission mechanism 111 to the auxiliary processor 100, and after passage of a period equivalent to stabilization of the clock signal Ck2, the reset signal Rs to the auxiliary processor 100 is negated. <P>COPYRIGHT: (C)2006,JPO&NCIPI</p>
申请公布号 JP2006189992(A) 申请公布日期 2006.07.20
申请号 JP20050000028 申请日期 2005.01.04
申请人 HITACHI LTD 发明人 OKAJIMA YASUSHI;SAKAKIBARA TADAYUKI
分类号 G06F1/24 主分类号 G06F1/24
代理机构 代理人
主权项
地址