发明名称 HIGH DATA DENSITY RISC PROCESSOR
摘要 PROBLEM TO BE SOLVED: To provide a processor for executing 24-bit encoding of a RISC instruction set with a complete feature. SOLUTION: This RISC processor implements an instruction set which, in addition to optimizing a relationship between the number of instructions required for execution of a program, clock period and average number of clocks per instruction, also is designed to optimize the equation S=IS * BI, where S is the size of program instructions in bits, IS is the static number of instructions required to represent the program (not the number required by an execution) and BI is the average number of bits per instruction. Compared to conventional RISC architectures, this processor lowers both BI and IS with minimal increases in clock period and average number of clocks per instruction. The processor provides good code density in a fixed-length high-performance encoding based on RISC principles, including a general register with load/store architecture. COPYRIGHT: (C)2006,JPO&NCIPI
申请公布号 JP2006185462(A) 申请公布日期 2006.07.13
申请号 JP20060039754 申请日期 2006.02.16
申请人 TENSILICA INC 发明人 KILLIAN EARL A;GONZALES RICARDO E;DIXIT ASHISH B;LAM MONICA;LICHTENSTEIN WALTER D;ROWEN CHRISTOPHER;RUTTENBERG JOHN C;WILSON ROBERT P
分类号 G06F9/30;G06F9/38;G06F9/305;G06F9/308;G06F9/315;G06F9/32;G06F9/34 主分类号 G06F9/30
代理机构 代理人
主权项
地址