发明名称 Clock processing logic and method for determining clock signal characteristics in reference voltage and temperature varying environments
摘要 Clock processing logic and method for determining clock signal characteristics in reference voltage and temperature varying environments are described. A sample vector is characterized by bit locations corresponding to sequentially increasing delay values so that values stored in such bit locations indicate clock signal edges where value transitions occur. In one embodiment, edge detection logic and sensitivity adjustment logic are used in determining the clock period from such a sample vector. In another embodiment, an edge filter, sample accumulation logic, and clock period and jitter processing logic are used in determining an average clock period and clock jitter from a predefined number of such sample vectors.
申请公布号 US7061294(B1) 申请公布日期 2006.06.13
申请号 US20050042395 申请日期 2005.01.25
申请人 INTEGRATED DEVICE TECHNOLOGY, INC. 发明人 TALLEDO CESAR A.;STEINBERG DANIEL R.
分类号 G05F1/04;H03K3/00 主分类号 G05F1/04
代理机构 代理人
主权项
地址
您可能感兴趣的专利