发明名称 Method and apparatus for enhancing the performance of event driven dynamic simulation of digital circuits based on netlist partitioning techniques
摘要 Disclosed is a full-chip level verification methodology that combines static timing analysis techniques with dynamic event-driven simulation. The specification discloses a capability to partition a multiple-clock design into various clock domains and surrounding asynchronous regions automatically and to determine the timing of the design on an instance by instance basis. Static timing analysis techniques can be leveraged to verify the synchronous cores of each clock domain. The asynchronous regions of the design and the interaction between synchronous cores of the clock domains are validated using detailed dynamic event-driven simulation without the burden of carrying the interior timing attributes of the synchronous cores that have already been verified.
申请公布号 US7039887(B2) 申请公布日期 2006.05.02
申请号 US20020272540 申请日期 2002.10.15
申请人 CADENCE DESIGN SYSTEMS, INC. 发明人 KHALIL NADIM;RAE STUART;RAZDAN RAHUL;ROBERTS DAVID
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址