发明名称 AND circuit
摘要 An AND circuit is provided, which has a first differential pair including a first transistor and a second transistor, to which a first input differential signal is inputted, a second differential pair including a third transistor and a fourth transistor, to which a fixed bias is inputted, a third differential pair including a fifth transistor and a sixth transistor, to which a second input differential signal is inputted, and in which the first differential pair is connected to the fifth transistor and the second differential pair is connected to the sixth transistor, and an output terminal, which is connected to the first or second transistor and outputs an AND signal or a NAND signal of the first and second input differential signals.
申请公布号 US2006061392(A1) 申请公布日期 2006.03.23
申请号 US20050045475 申请日期 2005.01.31
申请人 KAWANO YOICHI 发明人 KAWANO YOICHI
分类号 H03K19/094 主分类号 H03K19/094
代理机构 代理人
主权项
地址