发明名称 APPARATUS AND METHOD OF INTERCONNECTING NANOSCALE PROGRAMMABLE LOGIC ARRAY CLUSTERS
摘要 An apparatus and methods for interconnecting a plurality of nanoscale programmable logic array (PLA) clusters are disclosed. The appartus allows PLA clusters to be built at nanoscale dimensions, signal restoration to occur at the nanoscale, and interconnection between PLA clusters to be performed with nanoscale wiring. The nanoscale PLA, restoration, and interconnect arrangements can be constructed without using lithographic patterning to produce the nanoscale feature sizes and wire pitches. The nanoscale interconnection of the plurality of nanoscale PLA clusters can implement any logic function or any finite state machine. The nanoscale interconnect allows Manhattan (X,Y grid) routing between arbitrary nanoscale PLA clusters. The methods teach how to interconnect nanoscale PLAs with nanoscale interconnect and how to build arbitrary logic with nanoscale feature sizes without using lithography to pattern the nanoscale features.
申请公布号 WO2006026019(A2) 申请公布日期 2006.03.09
申请号 WO2005US27176 申请日期 2005.07.28
申请人 DEHON, ANDRE 发明人 DEHON, ANDRE
分类号 H03K19/177 主分类号 H03K19/177
代理机构 代理人
主权项
地址