发明名称 PLL employing a sample-based capacitance multiplier
摘要 A phase detector (PD) generates an up/down signal based on the phase error between data and clock signals input to the phase detector. A voltage controlled oscillator (VCO) generates the clock signal. The up/down signal is applied to a proportional charge pump and a truncated version of the up/down signal is applied to an integral charge pump. The proportional charge pump generates a first voltage for a first time period across a resistor based on the up/down signal, while the integral charge pump generates a second voltage for a second time period across a capacitor based upon the truncated version of the up/down signal and the sampling rate of the data signal by the PD. The second time period is less than the first time period. The first and second voltages are combined and applied to the VCO to drive the clock signal to synchronization with the data.
申请公布号 US7009456(B2) 申请公布日期 2006.03.07
申请号 US20030633814 申请日期 2003.08.04
申请人 AGERE SYSTEMS INC. 发明人 JASA HRVOJE;POLHEMUS GARY D.;SCOGGINS JOHN E.
分类号 H03L7/00;H03L7/087;H03L7/089;H03L7/099;H03L7/113;H04L7/033 主分类号 H03L7/00
代理机构 代理人
主权项
地址