发明名称 Semiconductor device
摘要 A logic chip and a memory chip to be accessed by the logic chip are mounted in a single package. A pattern generator of the logic chip operates during a first test mode to generate internal test pattern(s) for the memory chip. A pattern selector selects, during the first test mode, the internal test pattern(s) outputted from the pattern generator, selects, during a second test mode, an external test pattern supplied via a test terminal, and outputs the selected test pattern to the memory chip. The memory chip mounted in the package is tested by use of, in accordance with a mode selecting signal, either the internal test pattern(s) (the first test mode) generated within the logic chip or the external test pattern (the second test mode) supplied from the exterior.
申请公布号 US2006015788(A1) 申请公布日期 2006.01.19
申请号 US20050206170 申请日期 2005.08.18
申请人 FUJITSU LIMITED 发明人 YAMAZAKI MASAFUMI;SUZUKI TAKAAKI;NAKAMURA TOSHIKAZU;ETO SATOSHI;MIYO TOSHIYA;SATO AYAKO;YONEDA TAKAYUKI;KAWAMURA NORIKO
分类号 G01R31/28;G11C29/00;G06F11/00;G11C29/36;G11C29/48 主分类号 G01R31/28
代理机构 代理人
主权项
地址