发明名称 Method and apparatus for implementing low latency crossbar switches with integrated storage signals
摘要 A digital crossbar switch utilizes an asynchronous RAM to provide high density and low latency storage and a write enable pulse generator to generate write enable pulses that are independent of the clock signal duty cycles. The crossbar switch includes a plurality of ports coupled to a bus, at least one memory element coupled to one of the plurality of ports, and a circuit for generating a write enable pulse coupled to each of the memory element. The circuit for generating the write enable pulse includes a pulse generator for generating a pulse, the pulse tracking a leading edge of a clock signal, a write enable signal generator for generating a write enable signal, and a first logic circuit coupled to the pulse generator and the write enable signal generator for generating the write enable pulse by combining the pulse and the write enable signal.
申请公布号 US6973078(B2) 申请公布日期 2005.12.06
申请号 US20010839897 申请日期 2001.04.20
申请人 SUN MICROSYSTEMS, INC. 发明人 MA JAMES H.
分类号 G06F15/173;H04L12/56;(IPC1-7):H04L12/28;H04L12/66 主分类号 G06F15/173
代理机构 代理人
主权项
地址