发明名称 Digital phase locked loop with selectable normal or fast-locking capability
摘要 A digital phase locked loop with fast locking capability includes a digitally controlled oscillator for producing an output signal phase locked to an input reference clock, a phase detector for measuring the phase difference between said input reference clock and a feedback clock, and a loop filter for producing a control signal for the digitally controlled oscillator The loop filter includes a proportional circuit for developing a first signal proportional to said phase difference, an integrator for developing a second integrated signal from said first signal, an adder for adding said first and second signals to develop said control signal, and a weighting circuit, preferably a linear multiplier, for selectively adding extra weight to the first signal at an input to the integrator to shorten the locking time of the phase locked loop in a fast locking mode and to rapidly achieve a stable frequency in holdover mode.
申请公布号 US2005258908(A1) 申请公布日期 2005.11.24
申请号 US20040951798 申请日期 2004.09.29
申请人 ZARLINK SEMICONDUCTOR INC. 发明人 MITRIC KRSTE
分类号 H03L7/00;H03L7/08;H03L7/093;H03L7/099;H03L7/107;H03L7/14;H04L7/00;(IPC1-7):H03L7/00 主分类号 H03L7/00
代理机构 代理人
主权项
地址