发明名称 Semiconductor integrated circuit device
摘要 The present invention provides a dynamic RAM which can be operated at a low voltage and realizes the enhancement of a read margin and an area-saving layout. In a memory array including a plurality of memory cells having capacitors which are formed corresponding to a plurality of word lines and a plurality of bit lines, stored information of the memory cell which is read to one bit line out of the pair of bit lines is sensed by a sense amplifier in response to a reference voltage which is formed by a dummy cell connected to another bit line, a precharge voltage of high level or low level corresponding to an operational voltage by a precharge circuit is supplied to the bit lines, and the dummy cells having the same structure as the memory cells are formed at crossing points of word lines for dummy cells and bit lines arranged outside the memory array, MOSFETs which precharge an intermediate voltage between the high level voltage and the low level voltage to the capacitors are provided, and gates of the MOSFETs are connected with charge word lines for dummy cells which are extended in parallel with the word lines for dummy cells.
申请公布号 US6954371(B2) 申请公布日期 2005.10.11
申请号 US20040860770 申请日期 2004.06.04
申请人 HITACHI, LTD. 发明人 HOKARI TOMOFUMI;HASEGAWA MASATOSHI;TANAKA YOUSUKE
分类号 H01L27/108;G11C7/06;G11C7/12;G11C7/18;G11C11/401;G11C11/4091;G11C11/4094;G11C11/4097;G11C11/4099;H01L21/8242;(IPC1-7):G11C11/24;G11C7/00;G11C7/02 主分类号 H01L27/108
代理机构 代理人
主权项
地址