发明名称 Structure and method for scheduler pipeline design for hierarchical link sharing
摘要 A pipeline configuration is described for use in network traffic management for the hardware scheduling of events arranged in a hierarchical linkage. The configuration reduces costs by minimizing the use of external SRAM memory devices. This results in some external memory devices being shared by different types of control blocks, such as flow queue control blocks, frame control blocks and hierarchy control blocks. Both SRAM and DRAM memory devices are used, depending on the content of the control block (Read-Modify-Write or 'read' only) at enqueue and dequeue, or Read-Modify-Write solely at dequeue. The scheduler utilizes time-based calendars and weighted fair queueing calendars in the egress calendar design. Control blocks that are accessed infrequently are stored in DRAM memory while those accessed frequently are stored in SRAM.
申请公布号 US2005177644(A1) 申请公布日期 2005.08.11
申请号 US20040772737 申请日期 2004.02.05
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BASSO CLAUDE;CALVIGNAC JEAN L.;CHANG CHIH-JEN;DAVIS GORDON T.;VERPLANKEN FABRICE J.
分类号 G06F15/16;H04L12/56;(IPC1-7):G06F15/16 主分类号 G06F15/16
代理机构 代理人
主权项
地址