发明名称 DELAY-LOCKED LOOP CIRCUIT
摘要 <p>A delay-locked loop circuit includes a phase frequency detector, a charge pump, a loop filter, a voltage controlled delay line and a coarse lock detector. The phase frequency detector generates an up signal and a down signal corresponding to phase and frequency differences between an input clock signal and a feedback signal. The charge pump receives the up signal, the down signal and a coarse lock detection signal to generate a current signal. The loop filter receives and filters the current signal through a low-pass filter to generate a direct voltage signal. The voltage controlled delay line receives the input clock signal and the direct voltage signal to generate the feedback signal and control signals. The coarse lock detector receives the control signals to generate the initialization signal and the coarse lock detection signal to adjust Td within Tin/2<Td<2xTin when Td>=2xTin or Td<=Tin/2.</p>
申请公布号 KR20050041730(A) 申请公布日期 2005.05.04
申请号 KR20030076990 申请日期 2003.10.31
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 JEON, PHIL JAE;KIM, DOH YOUNG
分类号 G06F1/10;H03K5/14;H03K5/26;H03L7/00;H03L7/06;H03L7/08;H03L7/081;H03L7/089;H03L7/095;H03L7/10;(IPC1-7):H03L7/10 主分类号 G06F1/10
代理机构 代理人
主权项
地址