发明名称 Low power, high SNR, high order delta sigma modulator stage having integrators with pipelined cross coupled input circuits
摘要 In a high order delta sigma modulator stage having integrators with pipelined cross coupled input circuits, the processing delay between an upstream integrator and a downstream integrator is decreased from a full cycle of a clock used to control the high order delta sigma modulator stage to a half cycle of the clock, while the processing delay between a quantizer and a portion of a digital-to-analog converter that provides feedback to the upstream integrator is increased by a half cycle of the clock. This configuration: (1) eliminates poles from the transfer function that defines processing of a signal by the high order delta sigma modulator stage, (2) reduces the power consumed by the high order delta sigma modulator stage for a given settling time requirement, (3) facilitates reducing the size of the summing junction switches in the high order delta sigma modulator stage to decrease distortions due to charge injections, and (4) allows a reference signal voltage, which is coupled to a cross coupled feedback switched capacitor network in the integrators, to be set equal to one of two power supply voltages for the high order delta sigma modulator stage, thereby further reducing the power consumed by the delta sigma modulator.
申请公布号 US2005057385(A1) 申请公布日期 2005.03.17
申请号 US20040967358 申请日期 2004.10.19
申请人 BROADCOM CORPORATION 发明人 GUPTA SANDEEP K.
分类号 H03M3/02;(IPC1-7):H03M3/00 主分类号 H03M3/02
代理机构 代理人
主权项
地址