发明名称 Mechanism to improve performance in a multi-node computer system
摘要 In a distributed multi-node computer system each switch provides routing of data packets between CPU nodes, I/O nodes, and memory nodes. Each switch is connected through a corresponding I/O node to a network interface controller (NIC) for transferring data packets on a network. Each NIC is memory-mapped. Part of the system address space forms a send window for each NIC connected to a corresponding switch. A mechanism for controlling data packets transmission is defined such that each CPU write to a NIC send window is atomic and self-defining, i.e., it does not rely on immediately preceding write to determine where the data packet should be sent. Using "address aliasing", CPU writes to the aliased part of the NIC send window are always directed to the NIC connected to the same switch as the CPU which did the write.
申请公布号 US6862634(B2) 申请公布日期 2005.03.01
申请号 US20020150276 申请日期 2002.05.17
申请人 FUJITSU LIMITED 发明人 FARRELL JEREMY J.;MASUYAMA KAZUNORI;MIRYALA SUDHEER;CONWAY PATRICK
分类号 G06F15/167;H04L12/56;H04L29/06;(IPC1-7):G06F3/00 主分类号 G06F15/167
代理机构 代理人
主权项
地址