发明名称 Integrated circuit devices having high precision digital delay lines therein
摘要 Integrated circuit delay devices include a digital delay line that is configured to provide a percent-of-clock period delay to a timing signal accepted at an enabled one of a plurality of injection ports thereof. The digital delay line may be responsive to an injection control signal having a value that sets a length of the delay by specifying a location of the enabled one of the plurality of injection ports, with the end of the delay line being a fixed output port. A delay line control circuit is also provided that is responsive to a clock signal having a period from which the percent-of-clock period delay is preferably measured. The delay line control circuit is configured to generate the injection control signal by counting multiple cycles of a high frequency ring oscillator signal having a period less than, and typically substantially less than, the clock period, over a time interval having a duration greater than, and typically substantially greater than, the clock period. The ring oscillator signal may be generated by a ring oscillator having a relatively small number of stages and the time interval may be sufficiently long so that a large number of cycles of the ring oscillator signal may be counted over many periods of the clock signal.
申请公布号 US6856558(B1) 申请公布日期 2005.02.15
申请号 US20030643208 申请日期 2003.08.18
申请人 INTEGRATED DEVICE TECHNOLOGY, INC. 发明人 PROEBSTING ROBERT J.;TALLEDO CESAR A.;PILLING DAVID J.
分类号 G11C7/00;H03H11/26;H03K3/03;H03K5/00;H03K5/13;H03K5/135;H03L7/081;(IPC1-7):G11C7/00 主分类号 G11C7/00
代理机构 代理人
主权项
地址