发明名称 Semiconductor memory device
摘要 Disclosed herein is a semiconductor memory device having a memory array comprising CMOS flip-flop circuit type memory cells, which is capable of improving a noise margin, making a read rate fast and reducing power consumption. In the semiconductor memory device, an operating voltage of the memory cell is set higher than an operating voltage of each of peripheral circuits. Threshold voltages of MOS transistors that constitute the memory cell, are set higher than those of MOS transistors constituting the peripheral circuit. A gate insulting film for the MOS transistors that constitute the memory cell, is formed so as to be regarded as thicker than a gate insulting film for the MOS transistors constituting the peripheral circuit when converted to an insulating film of the same material. Further, a word-line selection level and a bit-line precharge level are set identical to the level of the operating voltage of the peripheral circuit.
申请公布号 US2005013160(A1) 申请公布日期 2005.01.20
申请号 US20040917321 申请日期 2004.08.13
申请人 RENESAS TECHNOLOGY CORPORATION 发明人 HIGETA KEIICHI;NAKAHARA SHIGERU;NAMBU HIROAKI
分类号 G11C8/02;G11C11/41;G11C11/412;G11C11/413;G11C11/417;H01L21/8244;H01L27/10;H01L27/11;(IPC1-7):G11C11/00 主分类号 G11C8/02
代理机构 代理人
主权项
地址