发明名称 Digital PLL device
摘要 A phase-locked-loop device includes a clock generator for generating a reference clock based on a binarized playback signal and a frequency of run-length data and for generating N-phase clocks using the reference clock, a pulse-length measuring device for measuring a pulse length of the binarized playback signal using the N-phase clocks to output pulse-length data, and a run-length-data extracting device for counting the pulse-length data based on a virtual channel clock to extract run-length data. Pulse-length data is generated using the N-phase clocks (e.g., 16-phase clocks). The pulse-length data is counted based on the virtual channel clock to extract run-length data. Thus, it is not needed to generate a high-frequency clock, and the operating frequency is maintained sufficiently low.
申请公布号 US2004264623(A1) 申请公布日期 2004.12.30
申请号 US20040868923 申请日期 2004.06.17
申请人 NAKAMURA SHINOBU;KUDO MAMORU;OOSHIMA SATORU;YAMANE JUN;SHIMIZU HIROFUMI 发明人 NAKAMURA SHINOBU;KUDO MAMORU;OOSHIMA SATORU;YAMANE JUN;SHIMIZU HIROFUMI
分类号 G11B20/14;G11B20/10;G11B20/18;H03L7/08;H03L7/085;H03L7/089;H03L7/10;(IPC1-7):H03M7/00;H03L7/06 主分类号 G11B20/14
代理机构 代理人
主权项
地址