发明名称 Granularity memory column access
摘要 A memory device includes multiple data I/O lanes and corresponding lane or column decoders. Instead of providing the same address to each column decoder, decoder logic calculates potentially different column addresses depending on the needs of the device utilizing the memory. For example, the column addresses might be based on a received CAS address and an accompanying offset. This allows data access at alignments that do not necessarily correspond to CAS alignments. The technique is utilized in conjunction with graphics systems in which tiling is used. In systems such as this, memory offsets are specified in terms of pixel columns and rows. The technique is also used in conjunction with a router such as a TCP/IP router, in which individual packets are aligned at CAS boundaries. In this situation, the decoder logic is alternatively configurable to allow access of either an information packet or a plurality of packet headers during a single memory access cycle.
申请公布号 US6825841(B2) 申请公布日期 2004.11.30
申请号 US20010949464 申请日期 2001.09.07
申请人 RAMBUS INC. 发明人 HAMPEL CRAIG E.;WARMKE RICHARD E.;WARE FREDERICK A.
分类号 G09G5/39;G09G5/393;(IPC1-7):G06F15/76 主分类号 G09G5/39
代理机构 代理人
主权项
地址
您可能感兴趣的专利