发明名称 CMOS lock detect with double protection
摘要 Method and circuitry for improving the accuracy and efficiency of a phase-locked loop. More specifically, the present invention relates to a method and device for monitoring the frequency discrepancy between two signals in conjunction with at least one data signal so as to improve the accuracy and efficiency of a phase-locked loop. In one embodiment of the present invention, two counters are used to check the frequency differential between a VCO signal and an external reference or input signal. An adjustable threshold is provided to determine whether the frequencies of the two signals are considered to be in a frequency-locked mode. A pair of flip-flops is used to minimize any erroneous detection of frequency discrepancy by validating two consecutive results of the frequency differential check. In addition, a data present signal is used to control the transition between the phase-locked mode and the frequency-locked mode to minimize the potential data loss.
申请公布号 US2004208273(A1) 申请公布日期 2004.10.21
申请号 US20040843181 申请日期 2004.05.11
申请人 BROADCOM CORP 发明人 CAO JUN;MOMTAZ AFSHIN
分类号 H03L7/00;H03L7/095;H03L7/10;(IPC1-7):H03D3/24 主分类号 H03L7/00
代理机构 代理人
主权项
地址