发明名称 High power chip scale package
摘要 A packaged die (112) for an integrated circuit (62) that eliminates the wire bonds required in the prior art, and provides integrated circuit packaging while the circuit (62) is still in a wafer format. A wafer substrate (64) on which the integrated circuits (62) have been fabricated is patterned and etched to form signal and ground vias (74, 72) through the substrate (64). A back-side ground plane (82) is deposited in contact with the ground vias (72). A protective layer (90) is formed on the top surface (76) of the substrate (64), and a protective layer (98) is formed on the bottom surface (84) of the substrate (64), where the bottom protective layer (98) fills in removed substrate material between the integrated circuits (62). Vias (106) are formed through the bottom protective layer (98), and the wafer substrate (64) is diced between the integrated circuits (62).
申请公布号 US6768189(B1) 申请公布日期 2004.07.27
申请号 US20030454081 申请日期 2003.06.04
申请人 NORTHROP GRUMMAN CORPORATION 发明人 ANDERSON JAMES;AKERLING GERSHON
分类号 H01L23/52;H01L21/3205;H01L23/12;H01L23/31;H01L23/48;H01L23/482;H01L25/10;(IPC1-7):H01L23/02 主分类号 H01L23/52
代理机构 代理人
主权项
地址