发明名称 Method of determining non-accessible device I/O pin speed using on chip LFSR and MISR as data source and results analyzer respectively
摘要 A novel apparatus and methods provide the capability to structural test device input/output pins which are not connected to an external tester during the testing process. The method does not require a new Design For Test logic block, but rather, the method modifies existing registers on the chip to function as a (Pseudo Random Pattern Generator) PRPG and a MISR (Multiple Input Signature Register). The PRPG generates input patterns. The MISR generates an output signature. PRPG and MISR are both based on LFSR (Linear Feedback Shift Register). This allows running a random pattern generated by the PRPG, testing at-speed a path from the PRPG through the I/O logic circuitry interfacing to core logic, and storing a signature pattern in the MISR. The testing will take place at native speed of the device and no connection to the pins is required externally.
申请公布号 US6754867(B2) 申请公布日期 2004.06.22
申请号 US20000750199 申请日期 2000.12.28
申请人 INTEL CORPORATION 发明人 OJHA AJAY;LI HEHCHING HARRY
分类号 G01R31/3185;(IPC1-7):G06F11/00 主分类号 G01R31/3185
代理机构 代理人
主权项
地址