发明名称 Method of forming an N channel and P channel FINFET device on the same semiconductor substrate
摘要 A method of forming a FINFET CMOS device structure featuring an N channel device and a P channel device formed in the same SOI layer, has been developed. The method features formation of two parallel SOI fin type structures, followed by gate insulator growth on the sides of the SOI fin type structures, and definition of a conductive gate structure formed traversing the SOI fin type structures while interfacing the gate insulator layer. A doped insulator layer of a first conductivity type is formed on the exposed top surfaces of a first SOI fin type shape, while a second doped insulator layer of a second conductivity type is formed on the exposed top surfaces of the second SOI fin type shape. An anneal procedure results creation of a source/drain region of a first conductivity type in portions of the first SOI fin type shape underlying the first doped insulator layer, and creation of a source/drain region of a second conductivity type in portions of the second SOI fin type shape underlying the second doped insulator layer. Selective deposition of tungsten on exposed top surface of the source/drain regions is then employed to decrease source/drain resistance.
申请公布号 US2004048424(A1) 申请公布日期 2004.03.11
申请号 US20020235253 申请日期 2002.09.05
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY 发明人 WU CHUNG CHENG;WU SHYE-LIN
分类号 H01L21/336;H01L21/84;H01L27/12;H01L29/423;H01L29/786;(IPC1-7):H01L21/00 主分类号 H01L21/336
代理机构 代理人
主权项
地址