发明名称 Methods of forming self-aligned contact structures in semiconductor integrated circuit devices
摘要 Methods of forming integrated circuit devices (e.g., memory devices) include the use of preferred self-aligned contact hole fabrication steps. These steps improve process reliability by reducing the likelihood that contact holes will become misaligned to underlying integrated circuit device structures and thereby potentially expose the structures in an adverse manner. Typical methods include the steps of forming a plurality of interconnection patterns on a substrate and then covering a surface of the interconnection patterns and a portion of the substrate with a capping insulating layer such as silicon nitride layer. The capping insulating layer is then covered with an upper interlayer insulating layer different from the capping insulating layer. The upper interlayer insulating layer and the capping insulating layer are then dry-etched in sequence to form a first narrow contact hole that exposes the substrate, but preferably does not expose the interconnection patterns. The first contact hole is then widened in a self-aligned manner using the capping insulating layer as an etch-stop layer. This widening step is performed by wet etching sidewalls of the first contact hole using an etchant that etches the upper interlayer insulating layer faster than the capping insulating layer. In this manner, the first contact hole may be formed to initially compensate for potential misalignment errors and then a self-aligned wet etching step may be performed to widen the first contact hole into a second contact hole so that low resistance contacts (e.g., contact plugs) can be provided therein.
申请公布号 US2004043542(A1) 申请公布日期 2004.03.04
申请号 US20030656935 申请日期 2003.09.05
申请人 PARK JONG-WOO;KIM YUN-GI;PARK DONG-GUN 发明人 PARK JONG-WOO;KIM YUN-GI;PARK DONG-GUN
分类号 H01L21/28;H01L21/60;H01L21/768;H01L21/82;H01L21/8242;H01L27/108;(IPC1-7):H01L21/335 主分类号 H01L21/28
代理机构 代理人
主权项
地址