发明名称 Polysilicon/Amorphous silicon gate structures for integrated circuit field effect transistors
摘要 Gate electrodes for integrated circuit field effect transistors are fabricated by forming a polysilicon layer on a gate insulating layer opposite an integrated circuit substrate, forming an amorphous impurity layer on the polysilicon layer opposite the gate insulating layer, and forming an amorphous silicon layer on the amorphous impurity layer opposite the polysilicon layer. The amorphous silicon layer, the amorphous impurity layer and the polysilicon layer are patterned to define a gate electrode pattern. The polysilicon layer, the amorphous impurity layer and the amorphous silicon layer then are converted into a polysilicon gate having a first surface adjacent the gate insulating layer, a second surface opposite the gate insulating layer, and a buried doped layer within the polysilicon gate electrode that is spaced apart from the first and second surfaces thereof. The converting preferably takes place by thermally treating the gate electrode pattern. By using amorphous silicon for the outer portion of the gate insulating layer, patterning can be provided effectively. Moreover, since polysilicon is initially provided adjacent the gate insulating layer, stresses, cracking and/or defects may be reduced when thermally treating the gate electrode pattern to form the polysilicon gate.
申请公布号 US6653699(B1) 申请公布日期 2003.11.25
申请号 US20000672436 申请日期 2000.09.28
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 YANG JEONG-HWAN
分类号 H01L29/78;H01L21/28;H01L21/336;H01L21/8238;H01L29/49;(IPC1-7):H01L29/76;H01L29/788 主分类号 H01L29/78
代理机构 代理人
主权项
地址