发明名称 Phase locking loop frequency synthesiser
摘要 A frequency synthesiser 50 comprises a VCO 56 whose output signal frequency is proportional to input voltage amplitude. In a first mode, the VCO output is fed via a divider 24 to a phase detector 26 which also receives a reference signal. The phase detector output passes via a loop filter 28 and a controller 70, which is passive in the first mode, back to the VCO 56 to form a closed phase-locked loop. To adjust the frequency synthesiser output frequency, the controller 70 switches the circuit into a second mode in which the VCO 56 output is not fed back, and a constant voltage source is supplied to the VCO 56 instead so that the VCO output frequency is constant. The VCO transfer function is then altered by adjusting a variable capacitor 60 therein, and the circuit is then switched back to the first mode. The locking time of the synthesiser is thereby improved as output frequency changes.
申请公布号 US2003216130(A1) 申请公布日期 2003.11.20
申请号 US20030412369 申请日期 2003.04.10
申请人 DHUNA ASHOK 发明人 DHUNA ASHOK
分类号 H03L7/099;H03L7/10;H03L7/187;(IPC1-7):H04B1/18;H04B1/06;H04B7/00 主分类号 H03L7/099
代理机构 代理人
主权项
地址