发明名称 Novel method of fabricating metallic local interconnections that also improves transistor performance
摘要 A method for making low sheet resistance local metal interconnections and improved transistor performance is described. The method involves patterning a polysilicon layer and a silicon nitride (Si3N4) cap layer over device areas to form FET gate electrodes, and the patterned polysilicon extends over the field oxide regions to form portions of the local interconnections. After forming source/drain areas and sidewall spacers on the FET gate electrodes, a silicon oxide (SiO2) insulating layer is deposited and polished back to the Si3N4 cap. The Si3N4 is then selectively removed over the patterned polysilicon layer, leaving recesses in the SiO2 layer. After etching contact openings in the SiO2 layer to the substrate, a high electrically conducting metal layer, having a barrier layer, is deposited and patterned to complete the local interconnections. Portions of the metal are retained in the recesses over the pattered polysilicon layer to improve transistor performance, while portions of the metal in the contact openings provide low-contact resistance to the substrate.
申请公布号 US2003143828(A1) 申请公布日期 2003.07.31
申请号 US20030353228 申请日期 2003.01.28
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 SHENG ZHOU MEI;CHHAGAN VIJAI KUMAR;LI JIAN XUN
分类号 H01L21/768;(IPC1-7):H01L21/44 主分类号 H01L21/768
代理机构 代理人
主权项
地址